# **Assignment 2 - Synthesized Verilog Project**

#### **ELEC 402**

Isabelle André – 12521589

#### 1.0 Project Description

This project consisted in using Cadence Encounter RTL Compiler to generate a mapped netlist based on a provided library of cells. The same DNS Lookup System Verilog FSM from Assignment 1 was used to create a netlist. The total number of cells and time slack of this FSM was generated by the RTL Compiler, and the generated graphical waves of the mapped Verilog file were compared to the initial waveforms from Assignment 1 to observe timing similarities and functioning.

## 2.0 Mapped Verilog Generated by RTL Compiler

Once the RTL Compiler had executed the TCL instructions, a <code>DNSLookup\_map.v</code> file was generated, describing the new gate level description of the synthesized system. Figure 2.1 shows the top level module inside the generated mapped file. The module declaration, inputs, and outputs are identical to that of the declaration from the original <code>DNSLookup.sv</code> module.

Figure 2.1: Top Level Module, Inputs, and Outputs of Mapped Verilog of Synthesized Design

Next, we look at a summary of generic gates, including INV, NAND, and NOR gates in the mapped file. As these cells are scattered among others in the code, a list summary of each cell found in the file is included in Appendix A, B, and C for INV, NAND, and NOR gates respectively.

### 3.0 Mapped Verilog State Transition Waveforms

The generated DNSLookup\_map.v and DNSLookup\_map.sdf artifacts are now used to create a ModelSim simulation. The required PDK Verilog file NanGate\_15nm\_OCL\_functional.v containing a behavioral description of the standard cells must first be added to the ModelSim project. Then, the SDF entry is added to the simulation.

Once the simulation is run, we compare our results from the original waveforms from Assignment 1 to the waveforms generated from the mapped DNSLookup file. Both waveforms are working similarly. The state transitions of each waveform segment also correspond timing-wise.



Figure 3.1 a): Comparison of the first client query's original waveforms (top) and the mapped waveform (bottom)



Figure 3.1 b): Comparison of the first client query's original waveforms (top) and the mapped waveform (bottom)



Figure 3.2: Comparison of the second client query's original waveforms (top) and the mapped waveform (bottom)



Figure 3.3 a): Comparison of the third client query's original waveforms (top) and the mapped waveform (bottom)



Figure 3.3 b): Comparison of the third client query's original waveforms (top) and the mapped waveform (bottom)

#### 4.0 RTL Compiler Report

When compiled and synthesized by the RTL Compiler, an area report, used cells statistics report, timing report, and power consumption report are generated. Each of these files are important assets to ensure that the system meets the required specifications. For this lab, only the <code>DNSLookup\_area.rpt</code> report file will be analyzed. As shown in Table 4.1, the total number of cells in the project is 285. The full contents of this file can be found in Appendix D.

| Instance       | Cells | Cell Area | Net Area | Total Area | Wireload         |
|----------------|-------|-----------|----------|------------|------------------|
| DNSLookup      | 228   | 92        | 0        | 92         | <none>(D)</none> |
| ExecCounter    | 43    | 20        | 0        | 20         | <none>(D)</none> |
| WebIPToWebData | 14    | 3         | 0        | 3          | <none>(D)</none> |
| Total          | 285   | 115       | 0        | 115        | <none>(D)</none> |

Table 4.1: Module Area Report Data

Furthermore, the timing slack displayed in the DNSLookup\_timing.rpt shows a positive time of 19ps, indicating that there are no timing violations.

#### Appendix A: Mapped Verilog INV Gates

```
INV X1 g1079(.I (n 473), .ZN (n 72));
INV X1 g1078(.I (n 474), .ZN (n 69));
INV X1 g4910(.I (n 248), .ZN (web ip in[3]));
INV X1 g4912(.I (n 247), .ZN (web ip in[2]));
INV X1 g4914(.I (n 246), .ZN (web ip in[1]));
INV X1 g4916(.I (n 245), .ZN (web ip in[0]));
INV X1 g5145(.I (n 454), .ZN (n 4));
INV_X1 g5157(.I (n_70), .ZN (n_1987_BAR));
INV X1 g5163(.I (n 68), .ZN (n 521));
INV X1 g5169(.I (n 62), .ZN (n 63));
INV X1 g5171(.I (n 61), .ZN (n 60));
INV X1 g5175(.I (state[3]), .ZN (n 57));
INV X1 g5176(.I (state[1]), .ZN (n 56));
INV X1 g5177(.I (state[0]), .ZN (n 55));
INV X1 g1757(.I (nextstate[0]), .ZN (n 51));
INV X1 g1769(.I (n 40), .ZN (n 41));
INV X1 g1776(.I (nextstate[1]), .ZN (n 36));
INV X1 g1815(.I (n 510), .ZN (n 7));
INV X1 g1816(.I (web addr[5]), .ZN (n 6));
INV X1 g1817(.I (web addr[3]), .ZN (n 5));
INV X1 g1819(.I (web addr[1]), .ZN (n 3));
INV X1 g1820(.I (client res), .ZN (n 2));
INV X1 g1821(.I (n 252), .ZN (n 1));
INV_X1 g1779(.I (nextstate[2]), .ZN (n_34));
INV X1 g1788(.I (n 25), .ZN (n 26));
```

#### **Appendix B: Mapped Verilog NAND Gates**

```
NAND3 X1 g4918(.A1 (n 195), .A2 (n 117), .A3 (n 242), .ZN
     (domain ip out[0]));
NAND3_X1 g4919(.A1 (n_202), .A2 (n_120), .A3 (n_244), .ZN
     (tld addr out[1]));
NAND3 X1 g4920(.A1 (n 193), .A2 (n 116), .A3 (n 241), .ZN
     (tld addr out[0]));
NAND3 X1 g4921(.A1 (n 184), .A2 (n 114), .A3 (n 240), .ZN
     (tld addr out[6]));
NAND3 X1 g4922(.A1 (n 176), .A2 (n 112), .A3 (n 239), .ZN
     (domain ip out[6]));
NAND3 X1 g4923(.A1 (n 156), .A2 (n 84), .A3 (n 235), .ZN
     (domain ip out[5]));
NAND3 X1 g4924(.A1 (n 200), .A2 (n 119), .A3 (n 243), .ZN
     (domain ip out[4]));
NAND3 X1 g4925(.A1 (n 145), .A2 (n 75), .A3 (n 232), .ZN
     (domain ip out[7]));
NAND3 X1 g4926(.A1 (n 168), .A2 (n 97), .A3 (n 238), .ZN
     (domain ip out[3]));
NAND3 X1 g4927(.A1 (n_166), .A2 (n_113), .A3 (n_237), .ZN
     (tld addr out[7]));
NAND3 X1 g4928(.A1 (n 158), .A2 (n 88), .A3 (n 236), .ZN
     (tld addr out[5]));
NAND3 X1 g4929(.A1 (n 151), .A2 (n 83), .A3 (n 234), .ZN
     (domain ip out[2]));
NAND3 X1 g4930(.A1 (n 149), .A2 (n 82), .A3 (n 233), .ZN
     (tld addr out[4]));
NAND3 X1 g4931(.A1 (n 140), .A2 (n 79), .A3 (n 231), .ZN
     (tld addr out[3]));
NAND3 X1 g4932(.A1 (n 133), .A2 (n 76), .A3 (n 230), .ZN
     (domain ip out[1]));
NAND3 X1 g4933(.A1 (n_131), .A2 (n_74), .A3 (n_229), .ZN
     (tld addr out[2]));
NAND2 X1 g4944(.A1 (n 71), .A2 (n 226), .ZN (n 251));
NAND2_X1 g4957(.A1 (client_res), .A2 (ip_resolved), .ZN (n 226));
NAND4_X1 g4962(.A1 (n_197), .A2 (n_198), .A3 (n_194), .A4 (n_196),
     .ZN (n 221));
NAND4 X1 g4963(.A1 (n 185), .A2 (n 182), .A3 (n 172), .A4 (n 174),
     .ZN (n 220);
NAND4 X1 g4964(.A1 (n 190), .A2 (n 183), .A3 (n 187), .A4 (n 179),
     .ZN (n 219));
NAND4 X1 g4965(.A1 (n 189), .A2 (n 191), .A3 (n 186), .A4 (n 188),
     .ZN (n 218));
NAND4 X1 g4966(.A1 (n 177), .A2 (n 180), .A3 (n 175), .A4 (n 178),
     .ZN (n 217));
NAND4_X1 g4967(.A1 (n_169), .A2 (n_171), .A3 (n_167), .A4 (n_173),
     .ZN (n 216));
NAND4 X1 g4968(.A1 (n 192), .A2 (n 181), .A3 (n 165), .A4 (n 170),
     .ZN (n 215));
NAND4 X1 g4969(.A1 (n 164), .A2 (n 161), .A3 (n 160), .A4 (n 162),
     .ZN (n 214));
```

```
NAND4 X1 g4970(.A1 (n 159), .A2 (n 157), .A3 (n 155), .A4 (n 163),
     .ZN (n 213));
NAND4 X1 g4971(.A1 (n 154), .A2 (n 152), .A3 (n 150), .A4 (n 153),
     .ZN (n 212));
NAND4 X1 g4972(.A1 (n 138), .A2 (n 130), .A3 (n 128), .A4 (n 143),
     .ZN (n 211));
NAND4 X1 g4973(.A1 (n_146), .A2 (n_148), .A3 (n_141), .A4 (n_144),
     .ZN (n 210));
NAND4 X1 g4974(.A1 (n 139), .A2 (n 142), .A3 (n 136), .A4 (n 147),
     .ZN (n 209));
NAND4 X1 g4975(.A1 (n 135), .A2 (n 137), .A3 (n 132), .A4 (n 134),
     .ZN (n 208));
NAND4_X1 g4976(.A1 (n_124), .A2 (n_201), .A3 (n_199), .A4 (n_127),
     .ZN (n 207);
NAND4 X1 g4977(.A1 (n 125), .A2 (n 129), .A3 (n 123), .A4 (n 126),
     .ZN (n 206));
NAND2 X1 g5013(.A1 (n 72), .A2 (n 118), .ZN (n 205));
NAND2_X1 g5014(.A1 (n_521), .A2 (n_118), .ZN (n_203));
NAND2 X1 g5015(.A1 (n 69), .A2 (n 118), .ZN (n 204));
NAND2 X1 g5098(.A1 (n 474), .A2 (n 273), .ZN (n 120));
NAND2 X1 g5099(.A1 (n 474), .A2 (n 394), .ZN (n 119));
NAND2 X1 g5101(.A1 (n 68), .A2 (n 349), .ZN (n 117));
NAND2 X1 g5102(.A1 (n 474), .A2 (n 262), .ZN (n 116));
NAND2 X1 g5104(.A1 (client res), .A2 (n 330), .ZN (n 114));
NAND2 X1 g5105(.A1 (n 68), .A2 (n 338), .ZN (n 113));
NAND2 X1 g5106(.A1 (n 474), .A2 (n 416), .ZN (n 112));
NAND2 X1 g5121(.A1 (n 474), .A2 (n 383), .ZN (n 97));
NAND2 X1 g5130 (.A1 (n 513), .A2 (n 318), .ZN (n 88));
NAND2_X1 g5134(.A1 (n_68), .A2 (n_404), .ZN (n_84));
NAND2 X1 g5135(.A1 (client res), .A2 (n 374), .ZN (n 83));
NAND2 X1 g5136(.A1 (n 474), .A2 (n 306), .ZN (n 82));
NAND2 X1 g5139(.A1 (n 474), .A2 (n 295), .ZN (n 79));
NAND2_X1 g5142(.A1 (n_68), .A2 (n_360), .ZN (n_76));
NAND2 X1 g5143(.A1 (n 474), .A2 (n 427), .ZN (n 75));
NAND2 X1 g5144(.A1 (client res), .A2 (n 286), .ZN (n 74));
NAND2_X1 g5150(.A1 (n_62), .A2 (n_61), .ZN (n_505));
NAND2 X1 g5165(.A1 (n 57), .A2 (state[2]), .ZN (n 67));
NAND2 X1 g5167(.A1 (state[0]), .A2 (state[1]), .ZN (n 65));
NAND2_X1 g5168(.A1 (state[3]), .A2 (state[2]), .ZN (n_64));
NAND2 X1 g5173(.A1 (n 56), .A2 (state[0]), .ZN (n 59));
NAND2 X1 g5174(.A1 (n 55), .A2 (state[1]), .ZN (n 58));
NAND2_X1 g1761(.A1 (n_47), .A2 (n_69), .ZN (n_49));
NAND3 X1 g1762(.A1 (n 69), .A2 (n 46), .A3 (n 521), .ZN (n 48));
NAND2_X1 g1765(.A1 (n_72), .A2 (n_43), .ZN (n_45));
NAND2_X1 g1766(.A1 (n_42), .A2 (n_505), .ZN (n_44));
NAND2 X1 g1767(.A1 (n 518), .A2 (n 40), .ZN (n 43));
NAND2 X1 g1768(.A1 (n 518), .A2 (n 41), .ZN (n 42));
NAND2 X1 g1783(.A1 (n 22), .A2 (n 7), .ZN (n 31));
NAND4_X1 g1791(.A1 (n_69), .A2 (n_1), .A3 (n_521), .A4 (n_1987_BAR),
     .ZN (n_23);
```

#### **Appendix C: Mapped Verilog NOR Gates**

```
NOR2 X1 g4956(.A1 (n 69), .A2 (ip resolved), .ZN (n 227));
NOR4 X1 g5146(.A1 (n 63), .A2 (state[0]), .A3 (state[1]), .A4
     (client req), .ZN (n 454));
NOR2 X1 g5147(.A1 (n 66), .A2 (n 65), .ZN (n 513));
NOR2 X2 g5148(.A1 (n 60), .A2 (n 64), .ZN (client res));
NOR2 X1 g5149(.A1 (n 63), .A2 (n 65), .ZN (n 253));
NOR2 X1 g5152(.A1 (n 67), .A2 (n 65), .ZN (n 473));
NOR2 X1 g5154(.A1 (n 66), .A2 (n 60), .ZN (n 515));
NOR2_X1 g5155(.A1 (n_67), .A2 (n_60), .ZN (n_506));
NOR2 X1 g5156(.A1 (n 63), .A2 (n 58), .ZN (n 518));
NOR2 X1 g5158(.A1 (n 63), .A2 (n 59), .ZN (n 70));
NOR2 X1 g5159(.A1 (n 67), .A2 (n 58), .ZN (n 510));
NOR2 X1 g5160(.A1 (n 67), .A2 (n 59), .ZN (n 252));
NOR2 X1 g5162(.A1 (n 66), .A2 (n 58), .ZN (n 474));
NOR2 X1 g5164(.A1 (n 66), .A2 (n 59), .ZN (n 68));
NOR2 X1 g5170(.A1 (state[3]), .A2 (state[2]), .ZN (n 62));
NOR2 X1 g5172(.A1 (state[1]), .A2 (state[0]), .ZN (n 61));
NOR2 X1 g1755(.A1 (n 51), .A2 (rst), .ZN (n 53));
NOR2 X1 g1756(.A1 (n 50), .A2 (rst), .ZN (n 52));
NOR4_X1 g1763(.A1 (n_510), .A2 (n_506), .A3 (n_515), .A4 (n_44), .ZN
     (n_47));
NOR3 X1 g1764(.A1 (n 513), .A2 (n 515), .A3 (n 45), .ZN (n 46));
NOR4 X1 g1770(.A1 (n 39), .A2 (n 26), .A3 (n 27), .A4 (n 16), .ZN
     (n 40));
NOR2 X1 g1774(.A1 (n 36), .A2 (rst), .ZN (n 38));
NOR4 X1 g1775(.A1 (n 32), .A2 (n 29), .A3 (n 24), .A4 (n 28), .ZN
     (n 37));
NOR2 X1 g1778(.A1 (n 34), .A2 (rst), .ZN (n_35));
NOR4_X1 g1792(.A1 (n_252), .A2 (n_513), .A3 (n 506), .A4 (n 253), .ZN
     (n 22));
```

#### Appendix D: DNSLookup\_area.rpt

\_\_\_\_\_

Generated by: Encounter(R) RTL Compiler RC14.13 - v14.10-s027 1

Generated on: Oct 09 2022 03:50:33 pm

Module: DNSLookup

Technology library: NanGate\_15nm\_OCL revision 1.0 Operating conditions: worst\_low (balanced\_tree)

Wireload mode: enclosed
Area mode: timing library

\_\_\_\_\_

| Instance       | Cells | Cell Area | Net Area | Total Area | Wireload          |
|----------------|-------|-----------|----------|------------|-------------------|
| DNSLookup      | 228   | 92        | 0        | 92         | <none> (D)</none> |
| ExecCounter    | 43    | 20        | 0        | 20         | <none> (D)</none> |
| WebIPToWebdata | 14    | 3         | 0        | 3          | <none> (D)</none> |

<sup>(</sup>D) = wireload is default in technology library